

# DIO5833 Dual H-Bridge Motor Driver

#### **Features**

- Dual H-Bridge Motor Driver With Current Control
  - 1 or 2 DC Motors or 1 Stepper Motor
  - Low On-Resistance: HS + LS = 850mΩ
     (Typical, 25°C)
- Output Current Capability (at V<sub>M</sub>=5V, 25°C)
  - PWP (HTSSOP) Package
    - 0.7A RMS, 1A Peak per H-Bridge
    - 1.4A RMS in Parallel Mode
  - RTE (QFN) Package
    - 0.6A RMS, 1A Peak per H-Bridge
    - 1.2A RMS in Parallel Mode
- Wide Power Supply Voltage Range
  - 2.7 to 15V
- Integrated Current Regulation
- Easy Pulse-Width-Modulation (PWM) Interface
- 1.6µA Low-Current Sleep Mode (at 5V)
- Small Package and Footprint
  - EP-TSSOP16
  - QFN 3\*3-16
- Protection Features
  - VM Undervoltage Lockout (UVLO)
  - Overcurrent Protection (OCP)
  - Thermal Shutdown (TSD)

### **Descriptions**

The DIO5833 provides a dual-bridge motor driver solution for toys, printers, and other mechatronic applications.

The device has two H-bridges and can drive two DC brushed motors, a bipolar stepper motor, solenoids, or other inductive loads.

Each H-bridge output consists of a pair of N-channel and P-channel MOSFETs, with circuitry that regulates the winding current. With proper PCB design, each H-bridge of the DIO5833 can drive up to 700mA RMS (or DC) continuously, at 25°C with a  $V_{\text{M}}$  supply of 5V. The device can support peak currents of up to 1A per bridge. Current capability is reduced slightly at lower  $V_{\text{M}}$  voltages.

# **Applications**

- Point-of –Sale Printers
- Video Security Cameras
- Office Automation Machines
- Gaming Machines
- Robotics
- Battery-Powered Toys

# **Ordering Information**

| Order Part<br>Number | Top Marking |       | T <sub>A</sub> | Package    |                   |
|----------------------|-------------|-------|----------------|------------|-------------------|
| DIO5833XT16          | DIO5833     | Green | -40 to 85°C    | EP-TSSOP16 | Tape & Reel, 2500 |
| DIO5833CL16          | D5833       | Green | -40 to 85°C    | QFN3*3-16  | Tape & Reel, 5000 |



#### **Pin Assignments EP-TSSOP16** QFN3\*3-16 nSLEEP 1 16 AIN1 nSLEEP AOUT1 AIN1 AOUT1 2 15 AIN2 14 13 15 **AISEN** 3 14 VINT AISEN 1 12 VINT AOUT2 4 13 GND AOUT2 11 GND 2 GND BOUT2 5 12 VM BOUT2 3 10 $V_{\text{M}}$ **BISEN** 6 11 NC 4 BISEN 9 NC

**Figure 1 Top View** 

BIN2

BIN1

10

9

# **Pin Definitions**

BOUT1

NC

8

| Pin Name | Description                                                                                                             |  |
|----------|-------------------------------------------------------------------------------------------------------------------------|--|
| GND      | Device ground, Both the GND pin and device Power PAD must be connected to ground.                                       |  |
| VINT     | Internal regulator (4.5V), Internal supply voltage; bypass to GND with 2.2µF, 6.3V capacitor.                           |  |
| VM       | Power supply, Connect to motor supply voltage; bypass to GND with a 10µF (minimum) capacitor rated for V <sub>M</sub> . |  |
| AIN1     |                                                                                                                         |  |
| AIN2     | H-bridge A PWM input, Control the state of AOUT1 and AOUT2; internal pulldown.                                          |  |
| BIN1     |                                                                                                                         |  |
| BIN2     | H-bridge B PWM input, Control the state of BOUT1 and BOUT2; internal pulldown.                                          |  |
| nSLEEP   | Sleep mode input, Logic high to enable device; logic low to enter low-power sleep mode; internal pulldown.              |  |
| NC       | No Connect                                                                                                              |  |
| AISEN    | Bridge A sense, Sense resistor to GND sets PWM current regulation level.                                                |  |
| AOUT1    |                                                                                                                         |  |
| AOUT2    | Bridge A output, Positive current is AOUT1 → AOUT2.                                                                     |  |
| BISEN    | Bridge B sense, Sense resistor to GND sets PWM current regulation level.                                                |  |
| BOUT1    | D. W. DOUTA DOUTA                                                                                                       |  |
| BOUT2    | Positive current is BOUT1 → BOUT2.                                                                                      |  |

BIN2

2

BIN1



# **Absolute Maximum Ratings**

Stresses beyond those listed under "Absolute Maximum Rating" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maxim rating conditions for extended periods may affect device reliability.

| Par                                              | ameter                         | Rating                      | Unit |  |
|--------------------------------------------------|--------------------------------|-----------------------------|------|--|
| Power supply (V <sub>M</sub> )                   |                                | -0.3 to 16                  | V    |  |
| Internal regulator (VINT)                        |                                | -0.3 to 5.5                 | V    |  |
| Control pins (AIN1, AIN2, BIN1, BIN              | 2, nSLEEP)                     | -0.3 to 7                   | V    |  |
| Voltage Continuous phase node pin                | s (AOUT1, AOUT2, BOUT1, BOUT2) | -0.3 to V <sub>M</sub> +0.5 | V    |  |
| Pulsed 10 µs phase node pins (AOU                | JT1, AOUT2, BOUT1, BOUT2)      | -1 to V <sub>M</sub> +1     | V    |  |
| Continuous shunt amplifier input pin             | -0.3 to 0.5                    | V                           |      |  |
| Pulsed 10 µs shunt amplifier input p             | -1 to 1                        | V                           |      |  |
| Operating junction temperature (T <sub>J</sub> ) | -40 to 150                     | °C                          |      |  |
| Storage temperature range (T <sub>stg</sub> )    | -65 to 150                     | °C                          |      |  |
| Package Thermal Resistance                       | θ <sub>JA</sub>                | 40.5                        | 2004 |  |
| (EP-TSSOP16)                                     | Өлс                            | 32.9                        | °C/W |  |
| Package Thermal Resistance                       | θ <sub>JA</sub>                | 44.7                        | 0000 |  |
| (QFN-16)                                         | Өлс                            | 48.5                        | °C/W |  |
| 500                                              | НВМ                            | ±2000                       | V    |  |
| ESD                                              | CDM                            | ±1000                       | V    |  |

# **Recommend Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended Operating conditions are specified to ensure optimal performance to the datasheet specifications. DIOO does not Recommend exceeding them or designing to Absolute Maximum Ratings.

| Para                                 | meter       | Rating    | Unit |
|--------------------------------------|-------------|-----------|------|
| Power supply voltage range           | 2.7 to 15   | V         |      |
| Logic level input voltage            |             | 0 to 5.5  | V    |
| Motor RMS current                    | PWP package | 0 to 0.7  | Α    |
| MOTOL KIMS CUITETI                   | RTE package | 0 to 0.6  | Α    |
| Applied PWM signal to AIN1, AIN2, BI | N1, or BIN2 | 0 to 200  | kHz  |
| Operating ambient temperature        |             | -40 to 85 | °C   |



# **Electrical Characteristics**

 $T_A$  = 25°C, unless otherwise specified.

| Symbol                                   | Parameter                                    | Test Conditions                                          | Min | Тур | Max  | Unit                                  |  |
|------------------------------------------|----------------------------------------------|----------------------------------------------------------|-----|-----|------|---------------------------------------|--|
| POWER SU                                 | JPPLIES (V <sub>M</sub> , V <sub>INT</sub> ) |                                                          |     |     |      |                                       |  |
| $V_{M}$                                  | V <sub>M</sub> operating voltage             |                                                          | 2.7 |     | 15   | V                                     |  |
| $I_{VM}$                                 | V <sub>M</sub> operating supply current      | V <sub>M</sub> =5V, xINx low, nSLEEP high                |     | 1.7 | 3    | mA                                    |  |
| $I_{VMQ}$                                | V <sub>M</sub> sleep mode supply current     | V <sub>M</sub> =5V, nSLEEP low                           |     | 1.6 | 4    | μΑ                                    |  |
| t <sub>SLEEP</sub>                       | Sleep time                                   | nSLEEP low to sleep mode                                 |     | 10  |      | μs                                    |  |
| t <sub>WAKE</sub>                        | Wake-up time                                 | nSLEEP high to output transition                         |     | 110 |      | μs                                    |  |
| t <sub>ON</sub>                          | Turn-on time                                 | V <sub>M</sub> >V <sub>UVLO</sub> to output transition   |     | 100 |      | μs                                    |  |
| VINT                                     | Internal regulator voltage                   | V <sub>M</sub> =5V                                       | 4   | 4.5 | 5    | ٧                                     |  |
| CONTROL                                  | INPUTS (AIN1, AIN2, BIN1, BIN2, ns           | SLEEP)                                                   |     |     |      |                                       |  |
| M                                        | Input legis leve veltege                     | xINx                                                     | 0   |     | 0.7  | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |  |
| V <sub>IL</sub> Inp                      | Input logic low voltage                      | nSLEEP                                                   | 0   |     | 0.5  | V                                     |  |
| V <sub>IH</sub> Input logic high voltage | land to sie bish with a                      | xINx                                                     | 2   |     | 5.5  | .,                                    |  |
|                                          | input logic nigh voltage                     | nSLEEP                                                   | 2.5 |     | 5.5  | - V                                   |  |
| VHYS                                     | Input logic hysteresis                       |                                                          | 350 | 400 | 650  | mV                                    |  |
| IIL                                      | Input logic low current                      | V <sub>IN</sub> = 0 V                                    | -1  |     | 1    | μΑ                                    |  |
| IIH                                      | Input logic high current                     | V <sub>IN</sub> = 5 V                                    |     |     | 50   | μΑ                                    |  |
| -                                        | D. III.                                      | xINx                                                     | 100 | 150 | 250  |                                       |  |
| $R_{PD}$                                 | Pulldown resistance                          | nSLEEP                                                   | 380 | 500 | 750  | kΩ                                    |  |
| t <sub>DEG</sub>                         | Input deglitch time                          |                                                          |     | 575 |      | ns                                    |  |
| t <sub>PROP</sub>                        | Propagation delay INx to OUTx                | V <sub>M</sub> = 5 V                                     |     | 1.2 |      | μs                                    |  |
| MOTOR DE                                 | RIVER OUTPUTS (AOUT1, AOUT2, E               | BOUT1, BOUT2)                                            |     |     |      |                                       |  |
|                                          |                                              | V <sub>M</sub> = 5 V, I = 0.2 A, T <sub>A</sub> = 25°C   |     | 500 |      |                                       |  |
| R <sub>DS(ON)</sub>                      |                                              | V <sub>M</sub> = 5 V, I = 0.2 A, T <sub>A</sub> = 85°C   |     | 600 | 1475 | mΩ                                    |  |
|                                          | High-side FET on-resistance                  | V <sub>M</sub> = 2.7 V, I = 0.2 A, T <sub>A</sub> = 25°C |     | 700 |      |                                       |  |
|                                          |                                              | V <sub>M</sub> = 2.7 V, I = 0.2 A, T <sub>A</sub> = 85°C |     | 800 | 1975 |                                       |  |
|                                          |                                              | V <sub>M</sub> = 5 V, I = 0.2 A, T <sub>A</sub> = 25°C   |     | 350 |      |                                       |  |
| $R_{\text{DS}(\text{ON})}$               | Low-side FET on-resistance                   | V <sub>M</sub> = 5 V, I = 0.2 A, T <sub>A</sub> = 85°C   |     | 400 | 705  | mΩ                                    |  |
|                                          |                                              | V <sub>M</sub> = 2.7 V, I = 0.2 A, T <sub>A</sub> = 25°C |     | 450 |      |                                       |  |



|                       |                                        | V <sub>M</sub> = 2.7 V, I = 0.2 A, T <sub>A</sub> = 85°C |     | 500 | 815 |       |
|-----------------------|----------------------------------------|----------------------------------------------------------|-----|-----|-----|-------|
| I <sub>OFF</sub>      | Off-state leakage current              | V <sub>M</sub> = 5 V                                     | -1  |     | 1   | μA    |
| t <sub>RISE</sub>     | Output rise time                       | $V_M = 5 \text{ V}; R_L = 16\Omega \text{ to GND}$       |     | 70  |     | ns    |
| t <sub>FALL</sub>     | Output fall time                       | $V_M = 5 \text{ V}; R_L = 16\Omega \text{ to } V_M$      |     | 80  |     | ns    |
| t <sub>DEAD</sub>     | Output dead time                       | Internal dead time                                       |     | 450 |     | ns    |
| PWM CUR               | RENT CONTROL (AISEN, BISEN)            |                                                          |     |     |     |       |
| V <sub>TRIP</sub>     | xISEN trip voltage                     |                                                          | 160 | 200 | 240 | mV    |
| t <sub>OFF</sub>      | Current control constant off time      | Internal PWM constant off time                           |     | 20  |     | μs    |
| PROTECTI              | PROTECTION CIRCUITS                    |                                                          |     |     |     |       |
| V                     | Vd                                     | V <sub>M</sub> falling; UVLO report                      |     |     | 2.6 | V     |
| V <sub>UVLO</sub>     | V <sub>M</sub> undervoltage lockout    | V <sub>M</sub> rising; UVLO recovery                     |     |     | 2.7 | \ \ \ |
| V <sub>UVLO,HYS</sub> | V <sub>M</sub> undervoltage hysteresis | Rising to falling threshold                              |     | 90  |     | mV    |
| I <sub>OCP</sub>      | Overcurrent protection trip level      |                                                          | 1   |     |     | Α     |
| t <sub>DEG</sub>      | Overcurrent deglitch time              |                                                          |     | 2.3 |     | μs    |
| t <sub>OCP</sub>      | Overcurrent protection period          |                                                          |     | 1.4 |     | ms    |
| T <sub>TSD</sub>      | Thermal shutdown temperature           | Die temperature, T <sub>J</sub>                          | 150 |     |     | °C    |
| T <sub>HYS</sub>      | Thermal shutdown hysteresis            | Die temperature, T <sub>J</sub>                          |     | 20  |     | °C    |

Specifications subject to change without notice.



### **Overview**

The DIO5833 device is an integrated motor driver solution for brushed DC or bipolar stepper motors. The device integrates two PMOS + NMOS H-bridges and current regulation circuitry. The DIO5833 can be powered with a supply voltage from 2.7 to 15V and can provide an output current up to 700mA RMS.

A simple PWM interface allows easy interfacing to the controller circuit.

The current regulation is a 20-µs fixed off-time slow decay.

The device includes a low-power sleep mode, which lets the system save power when not driving the motor.

# **Functional Block Diagram**



Figure 2 Function Block Diagram



# **Feature Description**

#### **PWM Motor Drivers**

The DIO5833 contains drivers for two full H-bridges. Figure 3 shows a block diagram of the circuitry.



Figure 3 H-Bridge and Current-Chopping Circuitry

#### **Bridge Control and Decay Modes**

The AIN1 and AIN2 input pins control the state of the AOUT1 and AOUT2 outputs; similarly, the BIN1 and BIN2 input pins control the state of the BOUT1 and BOUT2 outputs (see Table 1).

**FUNCTION** xIN1 xIN2 xOUT1 xOUT2 0 0 Ζ Ζ Coast/fast decay 0 1 L H Reverse 0 Forward 1 H Brake/slow decay

Table 1 H-Bridge Logic

The inputs can also be used for PWM control of the motor speed. When controlling a winding with PWM and the drive current is interrupted, the inductive nature of the motor requires that the current must continue to flow (called recirculation current). To handle this recirculation current, the H-bridge can operate in two different states, fast decay or slow decay. In fast-decay mode, the H-bridge is disabled and recirculation current flows through the body diodes. In slow-decay mode, the motor winding is shorted by enabling both low-side FETs.

To externally pulse-width modulate the bridge in fast-decay mode, the PWM signal is applied to one xIN pin while the other is held low; to use slow-decay mode, one xIN pin is held high. See Table 2 for more information.



#### **Table 2 PWM Control of Motor Speed**

| xIN1 | xIN2 | FUNCTION                |
|------|------|-------------------------|
| 0    | 0    | Forward PWM, fast decay |
| 0    | 1    | Forward PWM, slow decay |
| 1    | 0    | Reverse PWM, fast decay |
| 1    | 1    | Reverse PWM, slow decay |

The internal current control is still enabled when applying external PWM to xIN. To disable the current control when applying external PWM, the xISEN pins should be connected directly to ground. Figure 4 show the current paths in different drive and decay modes.



Figure 4 Drive and Decay Modes

#### **Current Control**

The current through the motor windings may be limited, or controlled, by a 20µs constant off-time PWM current regulation, or current chopping. For DC motors, current control is used to limit the start-up and stall current of the motor. For stepper motors, current control is often used at all times.

When an H-bridge is enabled, current rises through the winding at a rate dependent on the DC voltage and inductance of the winding. If the current reaches the current chopping threshold, the bridge disables the current until the beginning of the next PWM cycle. Note that immediately after the output is enabled, the voltage on the xISEN pin is ignored for a fixed period of time before enabling the current sense circuitry. This blanking time is fixed at 3.75 µs.

The PWM chopping current is set by a comparator that compares the voltage across a current sense resistor connected to the xISEN pins with a reference voltage. The reference voltage, V<sub>TRIP</sub>, is is fixed at 200 mV nominally.

The chopping current is calculated as in Equation 1.

$$I_{CHOP} = \frac{200mV}{R_{XISEN}} \tag{1}$$

Example: IF a  $1\Omega$  sense resistor is used, the chopping current will be  $200\text{mV}/1\Omega=200\text{mA}$ .



#### **Delay Mode**

After the chopping current threshold is reached, the H-bridge switches to slow-decay mode. This state is held for toff (20µs) until the next cycle to turn on the high-side MOSFETs.

#### **Slow Decay**

In slow-decay mode, the high-side MOSFETs are turned off and both of the low-side MOSFETs are turned on. The motor current decreases while flowing in the two low-side MOSFETs until reaching its fixed off time (typically 20 µs). After that, the high-side MOSFETs are enabled to increase the winding current again.



**Figure 5 Current Chopping Operation** 

#### Sleep Mode

Driving nSLEEP low puts the device into a low-power sleep state. In this state, the H-bridges are disabled, all internal logic is reset, and all internal clocks are stopped. All inputs are ignored until nSLEEP returns inactive high. When returning from sleep mode, some time,  $t_{WAKE}$ , needs to pass before the motor driver becomes fully operational. To make the board design simple, the nSLEEP can be pulled up to the supply  $(V_M)$ . DIOO recommends to use a pullup resistor when this is done. This resistor limits the current to the input in case  $V_M$  is higher than 6.5V. Internally, the nSLEEP pin has a 500k $\Omega$  resistor to GND. It also has a clamping Zener diode that clamps the voltage at the pin at 6.5V. Currents greater than 250 $\mu$ A can cause damage to the input structure. Therefore, DIOO recommends a pullup resistor between 20 to 75k $\Omega$ .

#### **Parallel Mode**

The two H-bridges in the DIO5833 can be connected in parallel for double the current of a single H-bridge. The internal dead time in the DIO5833 prevents any risk of cross-conduction (shoot-through) between the two bridges due to timing differences between the two bridges. Figure 6 shows the connections.



**Figure 6 Parallel Mode Schematic** 

#### **Protection Circuits**

The DIO5833 is fully protected against overcurrent, overtemperature, and undervoltage events.

#### **Overcurrent Protection (OCP)**

An analog current limit ( $I_{OCP}$ ) circuit on each FET limits the current through the FET by limiting the gate drive. If this analog current limit persists for longer than the OCP deglitch time ( $t_{DEG}$ ), all FETs in the H-bridge are disabled. The driver is re-enabled after the OCP retry period ( $t_{OCP}$ ) has passed. Note that only the Hbridge in which the OCP is detected will be disabled while the other bridge functions normally.

Overcurrent conditions are detected independently on both high-side and low-side devices; a short to ground, supply, or across the motor winding all result in an overcurrent shutdown. Note that overcurrent protection does not use the current sense circuitry used for PWM current control, so it functions even without presence of the xISEN resistors.

#### Thermal Shutdown (TSD)

If the die temperature exceeds safe limits, all FETs in the H-bridge are disabled. After the die temperature has fallen below the specified hysteresis (T<sub>HYS</sub>), operation automatically resumes.

#### **UVLO**

If at any time the voltage on the VM pin falls below the UVLO threshold voltage, V<sub>UVLO</sub>, all circuitry in the device is disabled, and all internal logic is reset. Operation resumes when V<sub>M</sub> rises above the UVLO threshold.

#### **Device Functional Modes**

The DIO5833 is active unless the nSLEEP pin is brought logic low. In sleep mode, the H-bridge FETs are disabled (Hi-Z). Note that  $t_{\text{SLEEP}}$  must elapse after a falling edge on the nSLEEP pin before the device is in sleep mode. The DIO5833 is brought out of sleep mode automatically if nSLEEP is brought logic high. Note that  $t_{\text{WAKE}}$  must elapse before the outputs change state after wake-up.



#### **Table 3 Modes of Operation**

| Fault      | Condition       | H-Bridge  | Internal Circuits |
|------------|-----------------|-----------|-------------------|
| Operating  | nSLEEP pin high | Operating | Operating         |
| Sleep mode | nSLEEP pin low  | Disabled  | Disabled          |

#### **Application and Implementation**

#### **Application Information**

The DIO5833 is used in stepper or brushed DC motor control. The following design procedure can be used to configure the DIO5833 in a bipolar stepper motor application.

#### **Typical Application**



#### **Design Requirements**

Table 5 gives design input parameters for system design.

**Table 4 Design Parameters** 

| Design Parameter         | Reference             | Example Value     |  |
|--------------------------|-----------------------|-------------------|--|
| Supply voltage           | V <sub>M</sub>        | 9V                |  |
| Motor winding resistance | RL                    | 12Ω/phase         |  |
| Motor winding inductance | L                     | 10mH/phase        |  |
| Motor full step angle    | $\Theta_{	ext{step}}$ | 1.8°/step         |  |
| Target stepping level    | n <sub>m</sub>        | 2 (half-stepping) |  |
| Target motor speed       | V                     | 120rpm            |  |
| Target chopping current  | Існор                 | 200mA             |  |
| Sense resistor           | R <sub>ISEN</sub>     | 1Ω                |  |



#### **Detailed Design Procedure**

#### **Stepper Motor Speed**

The first step in configuring the DIO5833 requires the desired motor speed and stepping level. The DIO5833 can support full- and half-stepping modes using the PWM interface.

If the target motor speed is too high, the motor does not spin. Ensure that the motor can support the target speed.

For a desired motor speed (v), microstepping level ( $n_m$ ), and motor full step angle ( $\theta_{step}$ ),

$$f_{step}(steps/s) = \frac{v(rpm) \times n_m(steps) \times 360^{\circ}/rot}{\theta_{step}(^{\circ}/step) \times 60s/min}$$
(2)



Figure 7 Full-Step Mode



Figure 8 Half-Step Mode



#### **Current Regulation**

The chopping current (I<sub>CHOP</sub>) is the maximum current driven through either winding. This quantity depends on the sense resistor value (R<sub>XISEN</sub>).

$$I_{CHOP} = \frac{200mV}{R_{XISEN}} \tag{3}$$

I<sub>CHOP</sub> is set by a comparator which compares the voltage across R<sub>XISEN</sub> to a reference voltage. Note that I<sub>CHOP</sub> must follow Equation 4 to avoid saturating the motor.

$$I_{FS}(A) < \frac{VM(V)}{R_L(\Omega) + R_{DS(ON)}HS(\Omega) + R_{DS(ON)}LS(\Omega)}$$

#### Where

- V<sub>M</sub> is the motor supply voltage.
- R<sub>L</sub> is the motor winding resistance.

#### **Power Supply Recommendations**

The DIO5833 is designed to operate from an input voltage supply  $(V_M)$  range between 2.7 to 15 V. A  $10\mu F$  ceramic capacitor rated for  $V_M$  must be placed as close to the DIO5833 as possible.

#### Sizing Bulk Capacitance for Motor Drive System

Bulk capacitance sizing is an important factor in motor drive system design. It depends on a variety of factors including:

- Type of power supply
- Acceptable supply voltage ripple
- Parasitic inductance in the power supply wiring
- Type of motor (brushed DC, brushless DC, stepper)
- Motor startup current
- Motor braking method

The inductance between the power supply and motor drive system limits the rate current can change from the power supply. If the local bulk capacitance is too small, the system responds to excessive current demands or dumps from the motor with a change in voltage. Size the bulk capacitance to meet acceptable voltage ripple levels.

The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate-sized bulk capacitor.





Figure 9 Setup of Motor Drive System With External Power Supply

#### Layout

#### **Layout Guidelines**

Bypass the  $V_M$  terminal to GND using a low-ESR ceramic bypass capacitor with a recommended value of  $10\mu F$  rated for  $V_M$ . This capacitor should be placed as close to the  $V_M$  pin as possible with a thick trace or ground plane connection to the device GND pin and PowerPAD.

Bypass VINT to ground with a ceramic capacitor rated 6.3 V. Place this bypassing capacitor as close to the pin as possible.

#### **Layout Example**





### **CONTACT US**

**D**ioo is a professional design and sales corporation for high-quality and performance analog semiconductors. The company focuses on industry markets, such as, cell phone, handheld products, laptop, and medical equipment and so on. Dioo's product families include analog signal processing and amplifying, LED drivers and charger IC. Go to <a href="http://www.dioo.com">http://www.dioo.com</a> for a complete list of Dioo product families.

For additional product information, or full datasheet, please contact with our Sales Department or Representatives.